#### 操作系统研讨课

蒋德钧

Fall Term 2018-2019

email: jiangdejun@ict.ac.cn

office phone: 62601007



## Lecture 4 Virtual Memory

2018.11.14



#### Schedule

- Project 3 due + Check P2
- Project 4 assignment



- Requirement
  - Implement virtual memory management for user process
    - Setup page table and TLB entries
    - Handle TLB exception to support TLB refill and invalid TLB exceptions
    - Handle page fault to support on demand paging assuming physical memory is enough



- Virtual memory
  - Each process sees a contiguous and linear address space, which is called virtual addresses
  - Virtual addresses are mapped into physical addresses by both HW and SW







- Virtual memory
  - Virtual address space is divided into pages, which are blocks of contiguous virtual memory addresses
    - e.g. 4KB pages
  - Each page has a virtual address



- Virtual memory
  - Page tables
    - The data structure to store the mapping between virtual addresses and physical addresses
    - Each mapping is a page table entry
  - MMU and TLB
    - MMU stores a cache of recently used mappings from the page table, which is called translation lookaside buffer (TLB)



- Virtual memory
  - Address translation





University of Chinese Academy of Sciences

- Implementing virtual memory
  - MIPS virtual memory layout

| Address range           | Capacity<br>(GB) | Mapping approach | Cacheable |
|-------------------------|------------------|------------------|-----------|
| 0xFFFFFFF<br>0xC0000000 | 1                | TLB lookup       | Yes       |
| 0xBFFFFFF<br>0xA0000000 | 0.5              | Base + offset    | No        |
| 0x9FFFFFF<br>0x80000000 | 0.5              | Base + offset    | Yes       |
| 0x7FFFFFF<br>0x00000000 | 2                | TLB lookup       | Yes       |



0000 0000 l0x



- Considering physical page frames
  - The size of physical page frames
    - 4KB, 16KB, ...?
    - The impact of large page frames
  - The total number of page frames
    - 0x0000000 ~ 0x7FFFFFF
    - 0xC0000000 ~ 0xFFFFFFF



- Page table setup
  - How many page frames for page table of each user process?
    - Opt.1: Calculate your process image size, use Makefile to decide the start virtual address of the test process
    - Opt.2: Set a fixed sized page table
    - Note that: we provide a test process which requires you to input a random virtual address. Please consider the page table setup for this process



Page table setup

University of Chinese Academy of Sciences

- Allocate page frames for page table itself
  - Where to place the page table?
  - You are free to build single-level or two-level page table



12

- Page table setup
  - Design the structure of page table entries (PTE)
    - Virtual address, physical address, valid, dirty
    - Any more?





- Page table setup
  - Statically fill page table
    - Fill paired VA to PA mappings
    - How many PTEs will you initialize?
  - On-demand paging
    - An empty page table
    - Fill the page table when page fault occurs



- Handling TLB
  - Structure of TLB entry
    - Each entry includes the mapping for two continuous virtual addresses
    - Registers: EntryHi, PageMask, EntryLo0, EntryLo1
  - TLB entries: 64



- HandlingTLB
  - EntryHi
    - ASID: process ID
    - VPN (VPN2): refers to a pair of continuous virtual pages



- EntryLo0, EntryLo1
  - C: cachable or not, set to 010 in all tasks
  - D: writable or not (although it is called dirty)
  - V: valid or not



- HandlingTLB
  - PageMask register
    - Mask field indicates the size of a page frame
    - Choose the right value for Mask field

| 3 | 31 25 | 24 13 | 12 0 |
|---|-------|-------|------|
|   | 0     | Mask  | 0    |
|   | 7     | 12    | 13   |

| 页大小       | 位  |    |    |    |    |    |    |    |    |    |    |    |
|-----------|----|----|----|----|----|----|----|----|----|----|----|----|
|           | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 |
| 4Kbytes   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 16 Kbytes | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  |
| 64 Kbytes | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | 1  | 1  |

- Handling TLB
  - Instructions for manipulating TLB entry
    - tlbp: tlb lookup
    - tlbr: read TLB entry at index
    - tlbwi: write tlb entry at index
    - tlbwr: write tlb entry selected by random
    - Set the corresponding registers and then execute the above instructions
      - CPO\_ENHI, CPO\_ENLO0, CPO\_ENLO1, CPO\_PAGEMASK, CPO\_INDEX
    - Coprocessor operations
      - mfc0, mtc0



- Handling TLB
  - TLB exceptions
    - TLB refill: no matching TLB entry
    - Invalid TLB: the matching TLB entry is invalid
    - TLB modification (not required in P4)



- Handling TLB
  - TLB exception handler
    - Use ExcCode to judge the exception type
  - Handling TLB refill
    - Find the matching entry in page table, and insert the TLB entry
  - Handling invalid TLB
    - Find the matching entry in page table, and update the corresponding TLB entry
    - The location of the entry is stored in CPO\_INDEX register



- Handling page fault
  - Page fault: not matching PTE in the page table
    - Allocate a physical page
    - Page in the content from the swap location on the disk or an emulated disk in memory
    - Update the page table
    - Flush TLB entry
  - Note that
    - Handling page fault is part of TLB exception handler
    - Handling page fault can be interrupted, you need to address this issue.



#### Step by step

| Tasks | Assumption                                                               |
|-------|--------------------------------------------------------------------------|
| Task1 | You have all valid page table entries as well as all valid TLB entries   |
| Task2 | You have all valid page table entries but missing or invalid TLB entries |
| Task3 | You have nothing 🕾                                                       |

- Step by step
  - Task 1: setup page tables
    - Statically setup page tables for user process
      - Initialize page table entries and set all pages valid
      - Fill TLB entries for your page table entries
      - Note that, in this task, you need to
        - » Get familiar with page table, PTE, and TLB entries
        - » Design the PTEs in your page table
        - » Learn how to manipulate TLB entries



- Step by step
  - Task 2: handling TLB exceptions
    - Statically setup page (the same as task1)
    - Leave TLB entries empty
    - Implement TLB exception handlers for TLB refill exception and invalid TLB exception
    - Setup user-space stack for tested process instead of using unmapped memory space as previous projects



- Step by step
  - Task 3: handling page fault
    - Setup an empty page table for triggering page fault
    - Add handling page fault into your TLB exception handler
    - Allocate physical page frames for missed virtual address
    - Need to distinguish the same virtual address from different processes



- Requirements for design review (40 points)
  - What is the virtual memory layout of the test process?
  - How large is your page frame? What is the structure for your page table entry? What are the initialized values for PTEs in tasks 1 and 2 respectively? How many initialized PTEs in both tasks? Where do you place the page table?



- Requirements for design review (40 points)
  - How do you handle TLB miss? When do you need to flush TLB entries?
  - What is the workflow of your page fault handler?



- Requirements of developing (60 points)
  - Implement static page table and TLB entries without TLB miss nor page fault(25)
  - Implement static page table and TLB exception handler without page fault (20)
  - Implement page fault handler with TLB miss and page fault, capable of isolating different processes(15)



- Bonus: handle page in/out (4 points)
  - Select one page to page out to disk if there is no free physical pages
  - Which one to select?
    - FIFO vs. memory system efficiency
  - How to read/write pages?
    - Swap pages to disk using provided SD card read/write functions
  - Note that
    - Pinning pages: page directory, page tables, stack page table, kernel pages



- Bonus: handle page in/out (4 points)
  - Limit the size of available physical memory, or you may need to increase the process image size by designing the test cases
  - Implement the page replacement when the required memory size exceeds the physical memory size
  - Choose an algorithm for the page replacement other than FIFO



- P4 schedule
  - P4 design review: 21<sup>st</sup> Nov.
  - Scheduled P4 due: 5<sup>th</sup> Dec.
  - 28<sup>th</sup> Nov.
    - No official class
    - Provide Q&A in classroom if necessary

#### Announcement

- Starting from P4
  - Task 1 for each project is rather basic and simple
  - Every student is REQUIRED to finish the TASK 1
  - Once done, at least, you will get 60 points for the whole course